System-on-Chip Test Architectures: Nanometer Design for Testability Volume . Systems on Silicon, Volume | 1 Edition

Compare Textbook Prices for System-on-Chip Test Architectures: Nanometer Design for Testability Volume . Systems on Silicon, Volume 1 Edition ISBN 9780123739735 by Wang, Laung-Terng,Stroud, Charles E.,Touba, Nur A.
Authors: Wang, Laung-Terng,Stroud, Charles E.,Touba, Nur A.
ISBN:012373973X
ISBN-13: 9780123739735
List Price: $84.95 (up to 50% savings)
Prices shown are the lowest from
the top textbook retailers.

View all Prices by Retailer

Details about System-on-Chip Test Architectures: Nanometer Design for Testability Volume . Systems on Silicon, Volume:

Modern electronics testing has a legacy of more than 40 years. The introduction of new technologies, especially nanometer technologies with 90nm or smaller geometry, has allowed the semiconductor industry to keep pace with the increased performance-capacity demands from consumers. As a result, semiconductor test costs have been growing steadily and typically amount to 40% of today's overall product cost.

This book is a comprehensive guide to new VLSI Testing and Design-for-Testability techniques that will allow students, researchers, DFT practitioners, and VLSI designers to master quickly System-on-Chip Test architectures, for test debug and diagnosis of digital, memory, and analog/mixed-signal designs.

KEY FEATURES
* Emphasizes VLSI Test principles and Design for Testability architectures, with numerous illustrations/examples.
* Most up-to-date coverage available, including Fault Tolerance, Low-Power Testing, Defect and Error Tolerance, Network-on-Chip (NOC) Testing, Software-Based Self-Testing, FPGA Testing, MEMS Testing, and System-In-Package (SIP) Testing, which are not yet available in any testing book.
* Covers the entire spectrum of VLSI testing and DFT architectures, from digital and analog, to memory circuits, and fault diagnosis and self-repair from digital to memory circuits.
* Discusses future nanotechnology test trends and challenges facing the nanometer design era; promising nanotechnology test techniques, including Quantum-Dots, Cellular Automata, Carbon-Nanotubes, and Hybrid Semiconductor/Nanowire/Molecular Computing.
* Practical problems at the end of each chapter for students.

Need a Computer Science tutor? View profile below:
Charlotte R.
(0 reviews)
Education: New York NY
Major: Experienced Tutor in SAT Math, Computer Science, Regents

I am currently a student at the University of Chicago, majoring in Mathematics and Computer Science. I have tutored students of all ages and all levels of interest in mathematics. I have also worked at the National Museum of Mathematics, encouraging... Read more

I am currently a student at the University of Chicago, majoring in Mathematics and Computer Science. I have tutored students of all ages and all levels of interest in mathematics. I have also worked at the National Museum of Mathematics, encouraging... Read more

Need Computer Science course notes? Start your search below: